- It is a combinational circuit that compares two numbers and determines their relative magnitude.
- Consider the two numbers as A & B.
- Hence, it consists of three outputs that indicates:
  - -A>B
  - -A=B
  - A < B
- The circuit for comparing two n -bit numbers has  $2^{2n}$  entries in the truth table and becomes too cumbersome.
- A comparator circuit possesses a certain amount of regularity.
- Digital functions that possess an inherent well-defined regularity can usually be designed by means of an algorithm
  - a procedure which specifies a finite set of steps that, if followed, give the solution to a problem.

• Consider two numbers,  $A(A_0)$  and  $B(B_0)$  with a single bit each.

### **Block Diagram:**



### Truth Table:

| A <sub>0</sub> | B <sub>0</sub> | A <b< th=""><th>A=B</th><th>A&gt;B</th></b<> | A=B | A>B |
|----------------|----------------|----------------------------------------------|-----|-----|
| 0              | 0              | 0                                            | 1   | 0   |
| 0              | 1              | 1                                            | 0   | 0   |
| 1              | 0              | 0                                            | 0   | 1   |
| 1              | 1              | 0                                            | 1   | 0   |

### **Functions:**

$$(A < B) = A_0' B_0$$
  
 $(A > B) = A_0 B_0'$   
 $(A = B) = A_0' B_0' + A_0 B_0$   
 $= (A_0' B_0 + A_0 B_0')'$ 

### **Circuit Diagram:**



Consider two numbers, A and B, with four digits each (Write the coefficients of the numbers in descending order of significance)

$$A = A_3 A_2 A_1 A_0$$
  
 $B = B_3 B_2 B_1 B_0$ 

- <u>A=B</u>
  - The two numbers are equal if all pairs of significant digits are equal:
    - $A_3 = B_3$ ,  $A_2 = B_2$ ,  $A_1 = B_1$ , and  $A_0 = B_0$ .
  - When the numbers are binary, the digits are either 1 or 0, and the equality of each pair of bits can be expressed logically with an exclusive-NOR function as:

$$x_i = A_i B_i + A'_i B'_i$$
 for  $i = 0, 1, 2, 3$ 

- For equality to exist, all  $x_i$  variables must be equal to 1, a condition that dictates an AND operation of all variables:

$$(A = B) = x_3 x_2 x_1 x_0$$

 The binary variable (A = B) is equal to 1 only if all pairs of digits of the two numbers are equal

#### A>B and A<B</li>

- we inspect the relative magnitudes of pairs of significant digits, starting from the most significant position.
- If the two digits of a pair are equal, we compare the next lower significant pair of digits.
- The comparison continues until a pair of unequal digits is reached.
  - If the corresponding digit of A is 1 and that of B is 0, we conclude that A>B.
  - If the corresponding digit of A is 0 and that of B is 1, we have A<B.</li>
- The sequential comparison can be expressed logically by the two Boolean fun

$$(A > B) = A_3B_3' + x_3A_2B_2' + x_3x_2A_1B_1' + x_3x_2x_1A_0B_0'$$
  

$$(A < B) = A_3'B_3 + x_3A_2'B_2 + x_3x_2A_1'B_1' + x_3x_2x_1A_1'n_0B_0'$$

 The symbols (A>B) and (A<B) are binary output variables that are equal to 1 when A>B and A<B, respectively.</li>



- A decoder is a combinational circuit that converts binary information from n input lines to the maximum 2<sup>n</sup> unique outputs
- If the decoder consists of three inputs the maximum number of output lines is eight.
- Block Diagram:



Truth Table:

|   | X | y | Z | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|---|----|----|----|----|----|----|----|----|
| i | 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|   | 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
|   | 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
|   | 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
|   | 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
|   | 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
|   | 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
|   | 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

## • Circuit Diagram:



- Any combinational circuit with n inputs and m outputs can be implemented with an n-to-2<sup>n</sup> line decoder and m OR gates.
  - For this the Boolean functions for the circuit must be expressed in sum of minterms form
  - Decoder is chosen that generates all the minterms of the n input variables
  - The inputs to each OR gate are selected from the decoder outputs according to the minterm list in each function.

- Implement a full adder circuit with a decoder.
  - Truth table:

| X | у | Z | С | S |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |



- Minterms form:
  - $S(x,y,z) = \sum (1,2,4,7)$
  - $C(x,y,z) = \sum (3,5,6,7)$

## **Active-Low Decoder**

| X | у | Z | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0 | 0 | 1 | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| 0 | 1 | 0 | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  |
| 0 | 1 | 1 | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |
| 1 | 0 | 0 | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| 1 | 0 | 1 | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| 1 | 1 | 0 | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| 1 | 1 | 1 | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |